# Lecture 4: Building Single-Cycle Datapath and Control Unit



## How to Design a Processor: step-by-step

- 1. Analyze instruction set => datapath <u>requirements</u>
  - the meaning of each instruction is given by the register transfers
  - datapath must include storage element for ISA registers
  - datapath must support each register transfer
- 2. Select set of datapath components and establish clocking methodology
- 3. Assemble datapath meeting the requirements
- 4. Analyze implementation of each instruction to determine setting of control points that effect the register transfer.
- 5. Assemble the control logic

#### Step 1: The MIPS-lite Subset for today

26

21

#### ADD and SUB

- addU rd, rs, rt
- subU rd, rs, rt
- 31 26 21 16 11 6 shamt rd funct op rs rt 6 bits 5 bits 6 bits 5 bits 5 bits 5 bits

#### OR Immediate:

- ori rt, rs, imm16
- LOAD and STORE Word 31
- lw rt, rs, imm16
  - sw rt, rs, imm16

| _ | · ·       | 10     |        | 20     | <u> </u> |
|---|-----------|--------|--------|--------|----------|
|   | immediate | rt     | rs     | ор     |          |
| - | 16 bits   | 5 bits | 5 bits | 6 bits |          |

16

#### **BRANCH**:

- beq rs, rt, imm16
- jump

| 31 | 26     | 0              |
|----|--------|----------------|
|    | ор     | target address |
|    | 6 bits | 26 bits        |

## **Execution Flow**



## Instruction <=> Register Transfers

- RTL (Register Transfer Languages) gives the meaning of the instructions
- All start by fetching the instruction

```
op | rs | rt | rd | shamt | funct = MEM[ PC ]
op | rs | rt | Imm16 = MEM[ PC ]
```

| inst  | Register Transfers                                                                      |                                        |
|-------|-----------------------------------------------------------------------------------------|----------------------------------------|
| ADDU  | $\mathbf{R}[\mathbf{rd}] \leftarrow \mathbf{R}[\mathbf{rs}] + \mathbf{R}[\mathbf{rt}];$ | PC <- PC + 4                           |
| SUBU  | $R[rd] \leftarrow R[rs] - R[rt];$                                                       | PC <- PC + 4                           |
| ORi   | $R[rt] \leftarrow R[rs] + zero_ext(Imm16);$                                             | PC <- PC + 4                           |
| LOAD  | R[rt] <- MEM[ R[rs] + sign_ext(Imm1                                                     | (6)]; PC <- PC + 4                     |
| STORE | MEM[R[rs] + sign_ext(Imm16)] <- R                                                       | [rt]; PC <- PC + 4                     |
| BEQ   | if(R[rs] == R[rt])                                                                      |                                        |
|       |                                                                                         | +sign_ext(Imm16)]<br>else PC <- PC + 4 |

# Step 1: Requirements of the Instruction Set

- Memory
  - instruction & data
- Registers (32 x 32)
  - read RS
  - -read RT
  - Write RT or RD
- PC
- Extender
- Add and Sub register or extended immediate
- Add 4 or extended immediate to PC

# Step 2: Components of the **Datapath**

- Combinational Elements
  - The outputs only depend on the current inputs.
  - –Example: ALU
- Storage Elements (state element)
  - -The outputs depend on both their <u>inputs</u> and the contents of the internal state.
  - –At least two inputs and one output
    - Inputs input data and clock (clocking methodology)
    - Output the value stored in a state element
  - –Example: D Flip-Flop, register and memory

## Clocking Methodology

- Define when signals can be read and when they can be written
- Edge-triggered clocking
  - All state changes occur on a clock edge.
  - Active edge
    - Rising edge or Falling edge
  - No feedback in the same clock cycle
    - A state element could be read/written in the same clock cycle



## Combinational Logic Elements (Basic Building Blocks)



## Storage Element: Register (Basic Building Block)

## Register

- -Similar to the D Flip Flop except
  - N-bit input and output
  - Write Enable input

#### –Write Enable:

 Asserted -> <u>update the register</u> contents



## Storage Element: Register File

- Register File consists of 32 registers:
  - Two 32-bit output busses:busA and busB
  - One 32-bit input bus: busW
- Register is selected by:
  - RA (number) selects the register to put on busA (data)
  - RB (number) selects the register to put on busB (data)
  - RW (number) selects the register to be written via busW (data) when Write Enable is 1
- Clock input (CLK)
  - The CLK input is a factor ONLY during write operation
  - During read operation, behaves as a combinational logic block:
    - RA or RB valid => busA or busB valid after "access time."



# Storage Element: Memory

#### Memory

- One input bus: Data In
- One output bus: Data Out

#### Memory word is selected by:

- Address selects the word to put on Data Out
- Write Enable = 1: address selects the memory word to be written via the Data In bus

#### Clock input (CLK)

- The CLK input is a factor ONLY during write operation
- During read operation, behaves as a combinational logic block:
  - Address valid => Data Out valid after "access time."



## Step 3 : Assemble Datapath

- Register Transfer Requirements —> Datapath Assembly
  - Instruction Fetch
  - Read Operands and Execute Operation
  - Memory Read/Write
  - Register Update



#### 3a: Instruction Fetch Unit

- Instruction fetch unit: common operations
  - Fetch the instruction:
    mem [PC]
  - Update the program counter:

Sequential code

PC <- PC + 4

Branch and Jump

PC <- Target addr.



## 3b: Add & Subtract

#### $R[rd] \leftarrow R[rs] \text{ op } R[rt]$

#### Example: addU rd, rs, rt

- Ra, Rb, and Rw come from instruction's rs, rt, and rd fields
- ALUctr and RegWr: control logic after decoding the instruction



## 3c: Load Operations

#### R[rt] <- Mem[R[rs] + SignExt[imm16]] # lw rt, rs, imm16



## 3d: Store Operations

#### Mem[ R[rs] + SignExt[imm16]] <- R[rt] #sw rt, rs, imm16





## 3e: Branch Operations





```
if (rs = = rt)
PC <- PC + 4 + ( SignExt(imm16) x 4 )
Else
PC <- PC + 4
```

immediate 怎麼來的 為什麼要\*4

19



# Single-Cycle Datapath

Attempt to execute all instructions in one clock-cycle.



## Data Flow of add Instruction



## Step 4: Given Datapath: RTL -> Control



## Meaning of Control Signals

MemWr: write memory

MemtoReg: 0 => ALU output 1 => Mem

° RegDst: 0 => "rd"; 1 => "rt"

RegWr: write dest register

° ALUsrc: 1=> regB; 0=>immed

° ALUctr: "add", "sub"

° PCSrc:  $1 \Rightarrow PC = PC + 4$ ;  $0 \Rightarrow PC = branch target address$ 



# Examine control signals: Add

- Fetch the instruction from Instruction memory: Instruction <- mem[PC]</p>
  - This is the same for all instructions



## The Single Cycle Datapath during Add

|    | op   | rs | rt | rd | shamt | funct |
|----|------|----|----|----|-------|-------|
| 31 | . 26 | 21 | 16 | 11 | 6     | 0     |

R[rd] <- R[rs] + R[rt]</p>



## Instruction Fetch Unit at the End of Add

■ PC <- PC + 4

- This is the same for all instructions except: Branch and Jump



## The Single Cycle Datapath during Load



R[rt] <- Data Memory {R[rs] + SignExt[imm16]}</p>



## The Single Cycle Datapath during Store



Data Memory {R[rs] + SignExt[imm16]} <- R[rt]</p>



## The Single Cycle Datapath during Branch (beq)



if (R[rs] - R[rt] == 0) then Zero <- 1; else Zero <- 0</p>



#### Instruction Fetch Unit at the End of Branch



■ if (Zero == 1) then PC = PC + 4 + SignExt[imm16]\*4; else PC = PC + 4



## Exercise: The Single Cycle Datapath during Ori



R[rt] <- R[rs] or ZeroExt[imm16]}</p>



## Exercise: The Single Cycle Datapath during Ori



R[rt] <- R[rs] or ZeroExt[imm16]}</p>



## Exercise: Implementing Jumps



- The jump address can be obtained by the concatenation of:
  - The upper 4 bits of the current PC+4
  - The 26-bit immediate field of the jump instruction



## Step 5: Assemble the Control Unit



# A Summary of the Control Signals

| MIPS instruct | ion   func             | 10 0000 | 10 0010  |         | We D    | on't Car | e :-)    |         |
|---------------|------------------------|---------|----------|---------|---------|----------|----------|---------|
| Set materia   | $l \longrightarrow op$ | 00 0000 | 00 0000  | 00 1101 | 10 0011 | 10 1011  | 00 0100  | 00 0010 |
|               |                        | add     | sub      | ori     | lw      | SW       | beq      | jump    |
|               | RegDst                 | 1       | 1        | 0       | 0       | X        | X        | X       |
|               | ALUSrc                 | 0       | 0        | 1       | 1       | 1        | 0        | X       |
|               | MemtoReg               | 0       | 0        | 0       | 1       | X        | X        | X       |
|               | RegWrite               | 1       | 1        | 1       | 1       | 0        | 0        | 0       |
|               | MemWrite               | 0       | 0        | 0       | 0       | 1        | 0        | 0       |
|               | Branch                 | 0       | 0        | 0       | 0       | 0        | 1        | 0       |
|               | Jump                   | 0       | 0        | 0       | 0       | 0        | 0        | 1       |
|               | ExtOp                  | X       | X        | 0       | 1       | 1        | X        | X       |
|               | ALUctr<2:0>            | Add     | Subtract | Or      | Add     | Add      | Subtract | XXX     |

| 31 | 26                | 21 | 16 | 1  | 1 6       | C     |  |  |  |  |  |
|----|-------------------|----|----|----|-----------|-------|--|--|--|--|--|
|    | op                | rs | rt | rd | shamt     | funct |  |  |  |  |  |
|    | R-type            |    |    |    |           |       |  |  |  |  |  |
|    | ор                | rs | rt |    | immediate |       |  |  |  |  |  |
|    | I-type            |    |    |    |           |       |  |  |  |  |  |
|    | op target address |    |    |    |           |       |  |  |  |  |  |

| ALU control lines | Function         |     |
|-------------------|------------------|-----|
| 000               | AND              |     |
| 001               | OR               |     |
| 010               | add              | 700 |
| 110               | subtract         |     |
| 111               | set on less than |     |

**J-type** 

#### **Control Unit**





# The Concept of Multi-level Decoding

| ор                | 00 0000  | 00 1101 | 10 0011 | 10 1011 | 00 0100  | 00 0010 |
|-------------------|----------|---------|---------|---------|----------|---------|
|                   | R-type   | ori     | lw      | sw      | beq      | jump    |
| RegDst            | 1        | 0       | 0       | X       | X        | X       |
| <b>ALUSrc</b>     | 0        | 1       | 1       | 1       | 0        | X       |
| MemtoReg          | 0        | 0       | 1       | X       | X        | X       |
| <b>RegWrite</b>   | 1        | 1       | 1       | 0       | 0        | 0       |
| MemWrite          | 0        | 0       | 0       | 1       | 0        | 0       |
| Branch            | 0        | 0       | 0       | 0       | 1        | 0       |
| Jump              | 0        | 0       | 0       | 0       | 0        | 1       |
| ExtOp             | X        | 0       | 1       | 1       | X        | X       |
| ALUop <n:0></n:0> | "R-type" | Or      | Add     | Add     | Subtract | XXX     |



#### **ALU Control**

- ALUop is 2-bit wide to represent:
  - "I-type" requiring the ALU to perform:
    - (00) add for load/store and (01) sub for beq and (10) for ori
  - "R-type" (11, need to refer to func field)



|                  | R-type   | lw  | SW  | beg      | ori |
|------------------|----------|-----|-----|----------|-----|
| ALUop (Symbolic) | "R-type" | Add | Add | Subtract | or  |
| ALUop<2:0>       | 11       | 00  | 00  | 01       | 10  |

## The Truth Table for ALUctr

|                 | R-type   | ori | lw  | SW  | beq     |
|-----------------|----------|-----|-----|-----|---------|
| ALUop (Symbolic | "R-type" | Or  | Add | Add | Subtrac |
| ALUop<1:0>      | 1 1      | 10  | 00  | 00  | 01      |

| funct<3:0> | Instruction Op.  |
|------------|------------------|
| , 100000   | add              |
| / 100010   | subtract         |
| / 100100   | and              |
| / 100101   | or               |
| 101010     | set-on-less-than |

| ALU    | op     |                 |         |        | func   |        |                | ALU              |        | ALUctr |        |
|--------|--------|-----------------|---------|--------|--------|--------|----------------|------------------|--------|--------|--------|
| bit<1> | bit<0> | bit< <b>5</b> > | -bit<5> | bit<3> | bit<2> | bit<1> | bit<0>         | <b>Operation</b> | bit<2> | bit<1> | bit<0> |
| 0      | 0      | X               | X       | X      | X      | X      | X              | Add              | 0      | 1      | 0      |
| 0      | 1      | X               | X       | X      | X      | X      | $\mathbf{x}$   | Subtract         | 1      | 1      | 0      |
| 1      | 0      | X               | X       | X      | X      | X      | X /            | Or               | 0      | 0      | 1      |
|        |        |                 |         |        |        |        |                |                  |        |        |        |
| 1      | 1      | X               | X       | 0      | 0      | 0      | $0_{\uparrow}$ | Add              | 0      | 1      | 0      |
| 1      | 1      | X               | X       | 0      | 0      | 1      | 0              | Subtract         | 1      | 1      | 0      |
| 1      | 1      | X               | X       | 0      | 1      | 0      | 0              | And              | 0      | 0      | 0      |
| 1      | 1      | X               | X       | 0      | 1      | 0      | 1              | Or               | 0      | 0      | 1      |
| 1      | 1      | X               | X       | 1      | 0      | 1      | 0              | Set on <         | 1      | 1      | 1      |

#### The "Truth Table" for the Main Control



## The "Truth Table" for RegWrite

| <b>op</b> | 00 0000 | 00 1101 | 10 0011 | 10 1011 | 00 0100 | 00 0010 |
|-----------|---------|---------|---------|---------|---------|---------|
|           | R-type  | ori     | lw      | SW      | beq     | jump    |
| RegWrite  | 1       | 1       | 1       | 0       | 0       | 0       |

- RegWrite = R-type + ori + lw
  - - + !op<5> & !op<4> & op<3> & op<2> & !op<1> & op<0> (ori)
    - + op<5> & !op<4> & !op<3> & !op<2> & op<1> & op<0> (lw)



## PLA Implementation of the Main Control



## Performance of Single-Cycle Machines

#### Assumption

Memory units: 200 ps

ALU and adders: 100 ps

Register file (read or write): 50 ps

– Instruction mix:

• 25% loads, 10% stores, 45% ALU instructions, 15% branches, and 5% jumps.

#### Comparison

- Every instruction operates in 1 clock cycle of a fixed length.
- Every instruction executes in 1 clock cycle using a variable-length clock.

| Instruction<br>Class | Functional Units used by the instruction class |                    |     |                    |                    |  |  |  |
|----------------------|------------------------------------------------|--------------------|-----|--------------------|--------------------|--|--|--|
| R-Type               | Inst Fetch                                     | Register<br>Access | ALU | Register<br>Access |                    |  |  |  |
| Load Word            | Inst Fetch                                     | Register<br>Access | ALU | Memory<br>Access   | Register<br>Access |  |  |  |
| Store word           | Inst Fetch                                     | Register<br>Access | ALU | Memory<br>Access   |                    |  |  |  |
| Branch               | Inst Fetch                                     | Register<br>Access | ALU |                    | 4.1                |  |  |  |
| Jump                 | Inst Fetch                                     |                    |     |                    | 4.                 |  |  |  |

## Performance of Single-Cycle Machines (cont.)

Recall

CPU execution time = Instruction count  $\times$  CPI  $\times$  Clock cycle time Since CPI must be 1, we can simplify this to

CPU execution time = Instruction count × Clock cycle time

- For fixed clock cycle implementation
  - The clock cycle for each instruction is determined by the longest instruction, load, which is 600 ps (200+50+100+200+50).
- For variable clock cycle implementation
  - The average time per instruction with a variable clock is
  - $-600 \times 25\% + 550 \times 10\% + 400 \times 45\% + 350 \times 15\% + 200 \times 5\% = 447.5 \text{ ps (see page 316)}$
- The variable clock implementation would be faster by

$$\frac{600}{447.5} = 1.34$$

**NEXT TIME: Pipelining**